Produkty dla t65875if bllhp (3)

GS2971AIBE3

GS2971AIBE3

The GS2971A is a multirate SDI integrated Receiver which includes complete SMPTE processing, as per SMPTE 425M, 292M and SMPTE 259MC. The SMPTE processing features can be bypassed to support signals with other coding schemes. The GS2971A integrates Gennum's adaptive cable equalizer technology, achieving unprecedented cable lengths and jitter tolerance. It features DC restoration to compensate for the DC content of SMPTE pathological signals. The device features an Integrated Reclocker with an internal VCO and a wide Input Jitter Tolerance (IJT) of 0.7UI. A serial digital loopthrough output is provided, which can be configured to output either reclocked or nonreclocked serial digital data. The serial digital output can be connected to an external cable driver. The device operates in one of four basic modes SMPTE mode, DVBASI mode, DataThrough mode or Standby mode.
Quectel BG77

Quectel BG77

Ultra-compact LTE Cat M1/Cat NB2 moduleLTE Cat M1/Cat NB2 module with ultra-low power consumption Compact SMT form factor ideal for size-constrained applications with tight space Super slim profile in LGA package Integrated RAM and Flash in baseband chipset Comprehensive set of hardware-based security features Fast time-to-market: reference designs, evaluation tools and timely technical support minimize design-in time and development efforts Robust mounting and interfaces Fast time-to-market:reference designs, evaluation tools and timely technical support minimize design-in time
EP103T

EP103T

The EP103T LVDS transmitter supports transmission between the host and the flat panel display up to SXGA+ resolutions. The transmitter converts 25 bits (8bits/color, 2 dummy bits) of Low Voltage TTL data and 3 control bits into 4 LVDS (Low Voltage Differential Signal) data streams. At a maximum input clock rate of 135MHz, each LVDS differential data pair speed is 945Mbps, providing a total throughput of 3.78Gbps. The transmitter can be configured to input clock rising edge or falling edge strobe through an external pin. Support 10MHz to 135MHz clock rates for HVGA to SXGA+ resolution Up to 3.78Gbps bandwidth PLL requires no external components Cycletocycle jitter rejection 3.3V to 1.8V Low Voltage TTL tolerant Input Programmable data and control strobe select Power down mode supported